EEPW首页 | 器件索引 | 厂商列表 | IC替换 | 微缩略语 | 电路图查询
器件查询:
400万器件资料库等您来搜!
   首页 > PHILIPS > 74AHC273D

74AHC273D

器件名称: 74AHC273D
功能描述: Octal D-type flip-flop with reset; positive-edge trigger
文件大小: 92.82KB    共20页
生产厂商: PHILIPS
下  载:    在线浏览   点击下载
简  介:INTEGRATED CIRCUITS DATA SHEET 74AHC273; 74AHCT273 Octal D-type flip-flop with reset; positive-edge trigger Product specication File under Integrated Circuits, IC06 1999 Sep 01 Philips Semiconductors Product specication Octal D-type ip-op with reset; positive-edge trigger FEATURES Ideal buffer for MOS microcontroller or memory Common clock and master reset ESD protection: HBM EIA/JESD22-A114-A exceeds 2000 V MM EIA/JESD22-A115-A exceeds 200 V CDM EIA/JESD22-C101 exceeds 1000 V Balanced propagation delays All inputs have Schmitt trigger actions Inputs accepts voltages higher than VCC See ‘377’ for clock enable version See ‘373’ for transparent latch version See ‘374’ for 3-state version For AHC only: operates with CMOS input levels For AHCT only: operates with TTL input levels Specified from 40 to +85 °C and 40 to +125 °C. QUICK REFERENCE DATA Ground = 0 V; Tamb = 25 °C; tr = tf ≤ 3.0 ns. DESCRIPTION 74AHC273; 74AHCT273 The 74AHC/AHCT273 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74AHC/AHCT273 have eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common clock (CP) and master reset (MR) inputs load and reset (clear) all flip-flops simultaneously. The state of each D input, one set-up time before the LOW-to-HIGH clock transition, is transferred to the corresponding output (Qn) of the flip-flop. All outputs wi……
相关电子器件
器件名 功能描述 生产厂商
74AHC273D Octal D-type flip-flop with reset; positive-edge trigger PHILIPS
《电子产品世界》杂志社 版权所有 北京东晓国际技术信息咨询有限公司
Copyright ©2002 ELECTRONIC ENGINEERING & PRODUCT WORLD. All rights reserved.
京ICP备12027778号-2