EEPW首页 | 器件索引 | 厂商列表 | IC替换 | 微缩略语 | 电路图查询
器件查询:
400万器件资料库等您来搜!
   首页 > PHILIPS > 74ALVCH16600

74ALVCH16600

器件名称: 74ALVCH16600
功能描述: 18-bit universal bus transceiver 3-State
文件大小: 88.75KB    共14页
生产厂商: PHILIPS
下  载:    在线浏览   点击下载
简  介:INTEGRATED CIRCUITS 74ALVCH16600 18-bit universal bus transceiver (3-State) Product specification Supersedes data of 1998 Aug IC24 Data Handbook 1998 Sep 24 Philips Semiconductors Philips Semiconductors Product specification 18-bit universal bus transceiver (3-State) 74ALVCH16600 FEATURES Complies with JEDEC standard no. 8-1A. CMOS low power consumption Direct interface with TTL levels Current drive ± 24 mA at 3.0 V All inputs have bus hold circuitry Output drive capability 50 transmission lines @ 85°C MULTIBYTETM flow-through standard pin-out architecture Low inductance multiple VCC and ground pins for minimum noise and ground bounce DESCRIPTION The 74ALVCH16600 is an 18-bit universal transceiver featuring non-inverting 3-State bus compatible outputs in both send and receive directions. Data flow in each direction is controlled by output enable (OEAB and OEBA), latch enable (LEAB and LEBA), and clock (CPAB and CPBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is High. When LEAB is Low, the A data is latched if CPAB is held at a High or Low logic level. If LEAB is Low, the A-bus data is stored in the latch/flip-flop on the High-to-Low transition of CPAB. When OEAB is Low, the outputs are active. When OEAB is High, the outputs are in the high-impedance state. The High clock can be controlled with the clock-enable inputs (CEBA/CEAB). Data flow for B-to-A is similar to that of A-to-B but uses OEBA, LEBA and CPBA. To ensur……
相关电子器件
器件名 功能描述 生产厂商
74ALVCH16600DGG 18-bit universal bus transceiver 3-State PHILIPS
74ALVCH16600 18-bit universal bus transceiver 3-State PHILIPS
《电子产品世界》杂志社 版权所有 北京东晓国际技术信息咨询有限公司
Copyright ©2002 ELECTRONIC ENGINEERING & PRODUCT WORLD. All rights reserved.
京ICP备12027778号-2