EEPW首页 | 器件索引 | 厂商列表 | IC替换 | 微缩略语 | 电路图查询
器件查询:
400万器件资料库等您来搜!
   首页 > WEDC > W3E232M16S-266STIG

W3E232M16S-266STIG

器件名称: W3E232M16S-266STIG
功能描述: 2x32Mx16bit DDR SDRAM
文件大小: 841.01KB    共22页
生产厂商: WEDC
下  载:    在线浏览   点击下载
简  介:White Electronic Designs 2x32Mx16bit DDR SDRAM FEATURES Double-data-rate architecture; two data transfers per clock cycle Data rate = 200, 266, 333, 400 Mbs Package: 66pin TSOP II package 2.5V ±0.2V core power supply 2.5V I/O (SSTL_2 compatible) Differential clock inputs(CK and CK#) DLL aligns DQ and DQS transition with CK MRS cycle with address key programs Read latency : 2, 2.5 , 3 (Clock) Burst length (2, 4, or 8) Burst type (sequential & interleave) Auto & Self refresh Modes RoHS Compliant Commands entered on each positive CK edge Internal pipelined double-data-rate (DDR) architecture; two data accesses per clock cycle W3E232M16S-XSTX PRELIMINARY* Bidirectional data strobe (DQS) transmitted/ received with data, i.e., source-synchronous data capture (one per byte) DQS edge-aligned with data for READs; centeraligned with data for WRITEs Four internal banks for concurrent operation Data mask (DM) pins for masking write data (one per byte) Programmable IOL/IOH option Auto precharge option Auto Refresh and Self Refresh Modes Commercial, and Industrial Temperature Ranges Organized as 2X32M x 16 * This product is under development, is not qualied +and is subject to change without notice. OPERATING FREQUENCIES DDR400 Speed @CL2 Speed @CL2.5 Speed @CL3 * CL = CAS Latency DDR333 133MHz 166MHz — DDR266 133MHz 133MHz — DDR200 100MHz 133MHz — — 166MHz 200MHz FUNCTIONAL BLOCK DIAGRAM CK, CK#, CAS, LDM, UDM RAS#, WE#, UDQS, LDQS CS0#, CKE0 32Mx16 32Mx16 CS1#, CKE1 A0-A12,……
相关电子器件
器件名 功能描述 生产厂商
W3E232M16S-266STIG 2x32Mx16bit DDR SDRAM WEDC
《电子产品世界》杂志社 版权所有 北京东晓国际技术信息咨询有限公司
Copyright ©2002 ELECTRONIC ENGINEERING & PRODUCT WORLD. All rights reserved.
京ICP备12027778号-2