EEPW首页 | 器件索引 | 厂商列表 | IC替换 | 微缩略语 | 电路图查询
器件查询:
400万器件资料库等您来搜!
   首页 > PLL > P521-39DC

P521-39DC

器件名称: P521-39DC
功能描述: Low Phase Noise LVDS VCXO (65MHz to 130MHz)
文件大小: 107.78KB    共6页
生产厂商: PLL
下  载:    在线浏览   点击下载
简  介:Preliminary P521-39 Low Phase Noise LVDS VCXO (65MHz to 130MHz) FEATURES 65MHz to 130MHz Fundamental Mode Crystal. Output range: 65MHz – 130MHz. Complementary LVDS outputs. Selectable OE Logic (enable high or enable low). Integrated variable capacitors. High pull linearity: < 5%. +/- 125 ppm pull range Supports 2.5V or 3.3V-Power Supply. Available in die form. Thickness 10 mil. DIE CONFIGURATION 57.5 mil VDDOSC OSCOFF OESEL V N/C N/C (1460,1435) GNDOSC VCON XIN 18 17 16 15 14 13 12 VDDANA VDDBUF VDDBUF PECLBAR PECL GNDBUF 19 11 20 10 9 8 56.5 mil XOUT OE 21 7 22 1 2 3 4 5 6 GNDOSC GNDANA GNDANA VCON GNDBUF Y (0,0) DESCRIPTIONS P521-39 is a VCXO IC specifically designed to pull high frequency fundamental crystals. Its internal varicaps allow an on chip frequency pulling, controlled by the VCON input. The chip provides a low phase noise, low jitter LVDS differential clock output. X DIE SPECIFICATIONS Name Size Reverse side Pad dimensions Thickness Value 56.5 x 57.5 mil GND 80 micron x 80 micron 10 mil BLOCK DIAGRAM OE VCON Oscillator X+ XQ Q OUTPUT ENABLE LOGIC SELECTION OESEL (Pad #14) 0 (Default) OECTRL (Pad #22) 0 1 (Default) 0 (Default) 1 State Tri-state Output enabled Output enabled Tri-state Amplifier w/ integrated varicaps P521-39 1 Pad #14, 22: Bond to GND to set to “0”, bond to VDD to set to “1” No connection results to “default” setting through internal pull-up/-down. Pad #22: Logical states defined by CMOS V I H and V I ……
相关电子器件
器件名 功能描述 生产厂商
P521-39DC Low Phase Noise LVDS VCXO (65MHz to 130MHz) PLL
《电子产品世界》杂志社 版权所有 北京东晓国际技术信息咨询有限公司
Copyright ©2002 ELECTRONIC ENGINEERING & PRODUCT WORLD. All rights reserved.
京ICP备12027778号-2