EEPW首页 | 器件索引 | 厂商列表 | IC替换 | 微缩略语 | 电路图查询
器件查询:
400万器件资料库等您来搜!
   首页 > PLL > P500-27BSC

P500-27BSC

器件名称: P500-27BSC
功能描述: Low Power CMOS Output VCXO Family (27MHz to 200MHz)
文件大小: 208.02KB    共5页
生产厂商: PLL
下  载:    在线浏览   点击下载
简  介:PLL500-27B/-37B/-47B Low Power CMOS Output VCXO Family (27MHz to 200MHz) FEATURES VCXO output for the 27MHz to 200MHz range - PLL500-27: 27MHz to 65MHz - PLL500-37: 65MHz to 130MHz - PLL500-47: 100MHz to 200MHz Low phase noise (-130 dBc @ 10kHz offset). CMOS output with OE tri-state control. Selectable output drive (Standard or High drive). - Standard: 12mA drive capability at TTL level. - High: 36mA drive capability at TTL level. Fundamental crystal input. Integrated high linearity variable capacitors. +/- 150 ppm pull range, max 5% linearity. Low jitter (RMS): 2.5ps period jitter. 2.5-3.3V operation. Available in 8-Pin SOIC or DIE. PIN CONFIGURATION XIN OE^ VIN GND 1 8 XOUT DS^ VDD* CLK P500-x7B 2 3 4 7 6 5 ^: Denotes internal Pull-up DIE PAD LAYOUT 8 1 2 Die ID: PLL500-27B: C500A0505-05P PLL500-37BDC: C500A0505-05Q PLL500-47BDC: C500A0505-05R 7 6 DESCRIPTION The PLL500-27/-37/-47 are a low cost, high performance, low phase noise, and high linearity VCXO family for the 27 to 200MHz range, providing less than 130dBc at 10kHz offset. The very low jitter (2.5 ps RMS period jitter) makes these chips ideal for applications requiring voltage controlled frequency sources. The IC’s are designed to accept fundamental resonant mode crystals. 3 4 5 FREQUENCY RANGE PART # PLL500-27B PLL500-37B PLL500-47B MULTIPLIER No PLL No PLL No PLL FREQUENCY 27 – 65 MHz 65 – 130 MHz 100 – 200 MHz BLOCK DIAGRAM 47745 Fremont Blvd., Fremont, California 94538 TEL (510) 492-0990 F……
相关电子器件
器件名 功能描述 生产厂商
P500-27BSC Low Power CMOS Output VCXO Family (27MHz to 200MHz) PLL
《电子产品世界》杂志社 版权所有 北京东晓国际技术信息咨询有限公司
Copyright ©2002 ELECTRONIC ENGINEERING & PRODUCT WORLD. All rights reserved.
京ICP备12027778号-2