器件名称: MG64P
功能描述: 0.25
文件大小: 267.61KB 共22页
简 介:DATA SHEET
O K I A S I C P R O D U C T S
MG63P/64P/65P 0.25m Embedded DRAM/ Customer Structured Arrays
November 1998
MG63P/64P/65P
0.25m Embedded DRAM/Customer Structured Arrays DESCRIPTION
Oki’s 0.25 m MG63P/64P/65P Application-Specific Integrated Circuit (ASIC) provides the ability to embed large blocks of Synchronous DRAM (SDRAM) into an embedded array architecture called the Customer Structured Array (CSA). Utilizing Oki’s leadership in DRAM technologies and wide experience of embedding SDRAM in logic products, Oki is able to integrate SDRAM and ASIC technology. The merged DRAM/ASIC process efficiently implements the Oki stacked capacitor memory cell. The MG63P/64P/65P CSA series uses three, four, and five metal process layers, respectively, on 0.25 m drawn (0.18 m L-effective) CMOS technology. The semiconductor process is adapted from Oki’s production-proven 64- Mbit DRAM manufacturing process. The 0.25 m family provides significant performance, density, and power improvement over previous 0.30 m and 0.35 m technologies. An innovative 4-transistor cell structure provides 30 to 50% less power and 30 to 50% more usable gates than traditional cell designs. The Oki 0.25 m family operates using 2.5-V VDD core with optimized 3-V I/O buffers. The 3-, 4-, and 5-layer metal MG63P/64P/65P CSA series contains 21 devices each, offering up to 868 I/O pads and over 5.4M raw gates. These CSA array sizes are designed to fit the most popular quad flat pack (QFP), low profile QFPs (LQ……