EEPW首页 | 器件索引 | 厂商列表 | IC替换 | 微缩略语 | 电路图查询
器件查询:
400万器件资料库等您来搜!
   首页 > FAIRCHILD > FDG6321C

FDG6321C

器件名称: FDG6321C
功能描述: Dual N & P Channel Digital FET
文件大小: 196.89KB    共12页
生产厂商: FAIRCHILD
下  载:    在线浏览   点击下载
简  介:November 1998 FDG6321C Dual N & P Channel Digital FET General Description These dual N & P-Channel logic level enhancement mode field effect transistors are produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance. This device has been designed especially for low voltage applications as a replacement for bipolar digital transistors and small signal MOSFETS. Since bias resistors are not required, this dual digital FET can replace several different digital transistors, with different bias resistor values. Features N-Ch 0.50 A, 25 V, RDS(ON) = 0.45 @ VGS= 4.5V. RDS(ON) = 0.60 @ VGS= 2.7 V. P-Ch -0.41 A, -25 V,RDS(ON) = 1.1 @ VGS= -4.5V. RDS(ON) = 1.5 @ VGS= -2.7V. Very small package outline SC70-6. Very low level gate drive requirements allowing direct operation in 3 V circuits(VGS(th) < 1.5 V). Gate-Source Zener for ESD ruggedness (>6kV Human Body Model). SC70-6 SOT-23 SuperSOTTM-6 SOT-8 SO-8 SOIC-14 G2 D1 S2 1 6 .21 2 5 SC70-6 S1 D2 G1 3 4 Absolute Maximum Ratings Symbol VDSS VGSS ID Parameter Drain-Source Voltage Gate-Source Voltage Drain Current TA = 25oC unless otherwise noted N-Channel 25 8 0.5 1.5 (Note 1) P-Channel -25 -8 -0.41 -1.2 0.3 -55 to 150 6 Units V V A - Continuous - Pulsed PD TJ,TSTG ESD Maximum Power Dissipation W °C kV Operating and Storage Temperature Ranger Electrostatic Discharge Rating MIL-STD-883D Human Body Model (100p……
相关电子器件
器件名 功能描述 生产厂商
FDG6321C Dual N & P Channel Digital FET FAIRCHILD
《电子产品世界》杂志社 版权所有 北京东晓国际技术信息咨询有限公司
Copyright ©2002 ELECTRONIC ENGINEERING & PRODUCT WORLD. All rights reserved.
京ICP备12027778号-2