EEPW首页 | 器件索引 | 厂商列表 | IC替换 | 微缩略语 | 电路图查询
器件查询:
400万器件资料库等您来搜!
   首页 > CIRRUS > CS2100P-CZZ

CS2100P-CZZ

器件名称: CS2100P-CZZ
功能描述: Fractional-N Clock Multiplier
文件大小: 542.19KB    共28页
生产厂商: CIRRUS
下  载:    在线浏览   点击下载
简  介:CS2100-OTP Fractional-N Clock Multiplier Features Clock Multiplier / Jitter Reduction General Description The CS2100-OTP is an extremely versatile system clocking device that utilizes a programmable phase lock loop. The CS2100-OTP is based on a hybrid analogdigital PLL architecture comprised of a unique combination of a Delta-Sigma Fractional-N Frequency Synthesizer and a Digital PLL. This architecture allows for generation of a low-jitter clock relative to an external noisy synchronization clock with frequencies as low as 50 Hz. The CS2100-OTP has many configuration options which are set once prior to runtime. At runtime there are three hardware configuration pins available for mode and feature selection. The CS2100-OTP is available in a 10-pin MSOP package in Commercial (-10°C to +70°C) grade. Customer development kits are also available for custom device prototyping, small production programming, and device evaluation. Please see “Ordering Information” on page 28 for complete details. – Generates a Low Jitter 6 - 75 MHz Clock from a Jittery or Intermittent 50 Hz to 30 MHz Clock Source Maximum Error Less Than 1 PPM in HighResolution Mode Configurable Hardware Control Pins Configurable Auxiliary Output External Oscillator or Clock Source Supports Inexpensive Local Crystal No External Analog Loop-filter Components Highly Accurate PLL Multiplication Factor – One-Time Programmability – – – – – Flexible Sourcing of Reference Clock Minimal Board Space Required 3.3 ……
相关电子器件
器件名 功能描述 生产厂商
CS2100P-CZZR Fractional-N Clock Multiplier CIRRUS
CS2100P-CZZ Fractional-N Clock Multiplier CIRRUS
《电子产品世界》杂志社 版权所有 北京东晓国际技术信息咨询有限公司
Copyright ©2002 ELECTRONIC ENGINEERING & PRODUCT WORLD. All rights reserved.
京ICP备12027778号-2